# EE 430 Analysis and Design of Electronic Circuits

# Professor Hakan Töreyin

04 April 2020

# EE 430 SPICE ASSIGNMENT #1 DIFFERENTIAL AMPLIFIER DESIGN

Nabi Habib <a href="mailto:nhabib0437@sdsu.edu">nhabib0437@sdsu.edu</a>



A. Hand design: Design the bipolar differential amplifier and the current source and bias network ( $R1,Q3,and\ Q4$ ) above such that: (i) Differential gain:  $Ad \ge 200VV$ , (ii) Input differential resistance:  $Rid \ge 50\ k\Omega$ , and (iii) Acm < 0.1 where Acm is the single-ended common-mode gain (the gain to a common-mode input signal when the output is measured not differentially but from one of the outputs with respect to ground). Design the circuit with BJTs having  $\beta = 200,VA = 100\ V$ , and  $VBE = \sim 0.7\ V$  in Forward Active. Use  $+VDD = 9\ V$  and  $-VSS = -9\ V$ . Clearly show your steps.

#### Design Suggestion for Part A.

- 1. Derive *Ad*, *Rid*, *and Acm* expressions. (When deriving *Acm* and *Rid* you can ignore *ro* of Q1 and Q2. Needless to say, you cannot ignore *ro* of Q4 when deriving *Acm*. Do not ignore *ro* of Q1 or Q2 when deriving *Ad*).
- 2. Plug the "dc currents", "resistors", "Vth", " $\beta$ ", "VA", etc. into Ad,Rid,and Acm expressions and simplify the expressions to the extent possible (e.g., manipulate the expressions and then replace VA=100 V,  $\beta$ =200, etc.)
- 3. Consider the three design constraints. You basically have each constraint represented in terms of the dc currents, and resistors.
- 4. Start with dc current selection satisfying your constraint(s) => Find R1, and other parameters associated with the dc current selected.
- 5. Then based on the constraint(s)  $\Rightarrow$  Find R2.

In your simulations on the next page, use the BJT model 2N2222 of NXP, which has a SPICE model as below with VA and  $\beta$  highlighted:



- B. DC Analysis: In LTSpice do a DC operating point simulation (.op) with both inputs connected to ground. Find the simulated DC values for *IR1,IC3,IC4,IC1,IC2,VB3,VE1,2,VO1,VO2*. Compare them with your hand calculations. Additionally, comment on the matching between *IR1 and IC4* and comment on the theoretical vs. simulated match between *IR1 and IC4*.
  - When looking at IR1 and IC4, I noticed that these currents are not identical. Just because they are mirrored does not mean they are the same. The difference might be because of how the BJTs interact with each other.



C. Transient Analysis: In LTSpice do a transient simulation (.tran) for 100 ms.

For differential small-signal input simulations:

Apply vid=1 mVp sinusoidal signal at 100 Hz. [i.e., vid1=+vid2=0.5 mV sin  $(2*\pi*100Hz*t)$  and vid2=-vid2=0.5 mV sin  $((2*\pi*100Hz*t)+\pi)$  with DC offset = 0V. ]

For common-mode small-signal input simulations:

Apply  $vcm=1 \ mVp \ sinusoidal \ signal \ at \ 100 \ Hz$ . [i.e.,  $vicm1=vicm2=vcm=1 \ mV \ sin \ (2*\pi*100Hz*t)$  with DC offset = 0V.]



1. For the differential small-signal input, what is the expected emitter voltage of Q1 and Q2, ve1(=ve2)? Plot the simulated waveform. What is the simulated value of ve1(=ve2)?

$$ve1 = ve2 = 3.5562641 \mu V$$



2. Plot  $vid,vod(vod=vo2-vo1),and\ iid$ . Note that iid is the base current of Q1 (iid=ib1). Calculate the simulated Ad=vod/vid and Rid=vid/iid. Compare the values with your design targets.



iid = 39.265618nA



### vo2 = 203.34642mV



### vo1 = 203.20637mV



vod = vo2 - vo1 = 405.80923mV



- 3. If the simulation results do not match the design constraints, tune your circuit to achieve the goals.
- 4. For the common-mode small-signal input, plot *vcm* and *vocm*. (*vocm=vocm2=vocm1* when the input is a common-mode signal)



vocm1 = vocm2 = 404.77076mV



vocm = vocm1 - vocm2 = 0

vicm = 1.9886714mV



#### Report Requirements

A. In part A, your hand calculations must follow a flow, you must show every step for derivations, and clearly present how/why you select the parameters with any approximations you might have made.

B and C. For parts B and C, in addition to answering the questions and plotting the simulation results requested, fill the table below, and explain the reasons for any discrepancy exceeding 10%.

|                        | IR1                | IC3                  |             | IC4   |                | IC1           |               | IC2          |              |
|------------------------|--------------------|----------------------|-------------|-------|----------------|---------------|---------------|--------------|--------------|
| Hand calculations      | 0.398mA            | 0.398mA              | 0.398mA     |       | 3mA            | 0.2mA         |               | 0.2mA        |              |
| Simulated              | 399.74044μΑ        | 395.7779             | 395.7779μΑ  |       | 36786 μΑ       | 212.15749 μΑ  |               | 212.15749 μΑ |              |
| Percent<br>discrepancy | 0.438%             | 0.558%               |             | 7.13% |                | 6.08%         | 6.08          |              | %            |
|                        | VB3                | VE1,2                | V           | 701   | VO2            | Ad            | I             | Rin          | Acm          |
| Hand calculations      | -8.3V              | -0.7V                | 3.74V       |       | 3.74V          | 200.00<br>V/V | 25ΚΩ          |              | 0.052<br>V/V |
| Simulated              | -<br>8.368722<br>V | -<br>614.21883<br>mV | 3.41<br>34V |       | 3.41686<br>34V | 203.21<br>V/V | 25.4296<br>ΚΩ |              | 0 V/V        |
| Percent<br>discrepancy | 0.83%              | 12.25%               | 8.6         | 4%    | 8.64%          | 1.605<br>%    | 1.7184<br>%   |              | 100%         |

- For VE1/2, the reason the discrepancy is exceeding 10% is because we assume that VBE is close to 0.7 V. VBE could have been rounded up from a lower number. If VBE is lower, my discrepancy would be lower too. Possibly below the 10% margin.
- For Acm, the discrepancy is 100%. no matter how small I calculated Acm. By giving my calculated Acm a bird's eye view, I realize how small it is. If my calculated Acm was very high, then there would be a cause for concern. Since the calculated Acm is not high, we don't need to worry about the 100% discrepancy.

## **Handwritten Work:**

 $R_{1h} = 10 = 7 \quad T_{C_{1}} = \frac{10}{R_{1h}} = \frac{10}{0.2mA}$   $R_{1h} = 10 = 7 \quad T_{C_{1}} = \frac{10}{R_{1h}} = \frac{0.2mA}{50 \times a}$   $T_{C_{1}} = \frac{B}{R_{1}} \quad T_{C_{1}} = 0.905 \cdot 0.2mA = 0.199.mA$ 

IE, = IEz - 72 IE, = Icy = 0,390mh

Qy is mirroren to Qz So Icy = Icz



2) Vol = 405,80923 mV Vil = 948.5104121V AL = Vol = 405,80923 mV = 203.21 V Ribe Vib 112 = 39.265618nA Ril = 48851041MA = 25.4296 11.2 RIL RIN = 25.4296 Kiz Vicini = Vocas = 404.77076 ml Vicini = 1.8886714nv Norm = Vormz - Vorm, = ON Acma 0 - OV

Percent Discrepancies IR, (399.7404444 - 10.348mA) -100 = 0.438% Icz 6.3457779mA - 0.348mA] . 100 = 0.5587. I cy 10.14263678mA - 0.348mA - 100 - 7.13%. 0.398MA Ic 1.0.212/5749.nA-0.2mA 1.100 = 6.08%. C = = = = 6.08% VB3=1=9.368722V++8.3V .100 = 0.83% VEINZ = [-614.21883mV -- 0.7V] . 100 = 12.25% · The reason this discrement is exceeding 10%. because I assured that UBE ~ 0.7V. a lower Mursber. IF VBE Could be lower, my Lisureparty can be to ofever below the 10%.

mark

Vo1 = 3.4168634V - 3.74V 0160 - 8.647.

0

Voz = Vo1 = 8.64%.

AL = 203.21 - 200 - 1.605%.

Acr = 10 -0.052 1.100 = = 100 %

The Discrepancy is 100% no matter
how small I carculated Acm. But by giving
inxedimate Acm another View, you realize
how small it is. I kny carculated
Acm was very high, then there would
be cause for some concern over the Circuit.

Rin = 25.4296 Kr-25Kr .100 = 1.71841.